Design and optimization of the extended true single-phase clock-based prescaler
The power consumption and operating frequency of the extended true single-phase clock (E-TSPC)-based frequency divider is investigated. The short-circuit power and the switching power in the E-TSPC-based divider are calculated and simulated. A low-power divide-by-2/3 unit of a prescaler is proposed...
Saved in:
Main Authors: | Yu, Xiao Peng, Do, Manh Anh, Lim, Wei Meng, Yeo, Kiat Seng, Ma, Jianguo |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2009
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/91419 http://hdl.handle.net/10220/5950 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design and analysis of ultra low power true single phase clock CMOS 2/3 prescaler
by: Yeo, Kiat Seng, et al.
Published: (2010) -
A low-power single-phase clock multiband flexible divider
by: Manthena, Vamshi Krishna, et al.
Published: (2013) -
Sub-mW multi-GHz CMOS dual-modulus prescalers based on programmable injection-locked frequency dividers
by: Yu, Xiao Peng, et al.
Published: (2010) -
0.6mW 6.3 GHz 40nm CMOS divide-by-2/3 prescaler using heterodyne phase-locking technique
by: Yu, Xiao Peng, et al.
Published: (2013) -
Low-power high-speed dual-modulus prescaler for Gb/s applications
by: Wang, Keping, et al.
Published: (2013)