Low-power high-speed dual-modulus prescaler for Gb/s applications

This paper present a low-power 10-GHz divide-by-3/4 prescaler for 60-GHz high data rate short range wireless communication systems. Design techniques utilized to optimize the power consumption are addressed. The critical circuit, current-mode-logic (CML) blocks, are optimized to achieve high speed a...

全面介紹

Saved in:
書目詳細資料
Main Authors: Wang, Keping, Ma, Kaixue, Yeo, Kiat Seng
其他作者: School of Electrical and Electronic Engineering
格式: Conference or Workshop Item
語言:English
出版: 2013
主題:
在線閱讀:https://hdl.handle.net/10356/101771
http://hdl.handle.net/10220/16362
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!
機構: Nanyang Technological University
語言: English