Low-power high-speed dual-modulus prescaler for Gb/s applications
This paper present a low-power 10-GHz divide-by-3/4 prescaler for 60-GHz high data rate short range wireless communication systems. Design techniques utilized to optimize the power consumption are addressed. The critical circuit, current-mode-logic (CML) blocks, are optimized to achieve high speed a...
Saved in:
Main Authors: | Wang, Keping, Ma, Kaixue, Yeo, Kiat Seng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/101771 http://hdl.handle.net/10220/16362 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
High speed prescaler for bluetooth application
by: Chu, Dennis Wah Tat.
Published: (2009) -
Sub-mW multi-GHz CMOS dual-modulus prescalers based on programmable injection-locked frequency dividers
by: Yu, Xiao Peng, et al.
Published: (2010) -
A high-frequency quad-modulus prescaler for fractional-N frequency synthesizer
by: LAU WEE YEE WENDY
Published: (2010) -
Design and analysis of ultra low power true single phase clock CMOS 2/3 prescaler
by: Yeo, Kiat Seng, et al.
Published: (2010) -
An enhanced low-power high-speed adder for error-tolerant application
by: Zhu, Ning, et al.
Published: (2010)