An 8-bit 200-MSample/s pipelined ADC with mixed-mode front-end S/H circuit
This paper describes an 8-bit pipelined analog-to-digital converter (ADC) using a mixed-mode sample-and-hold (S/H)circuit at the front-end. The mixed-mode sampling technique reduces signal swings in pipelined ADCs while maintaining the signal-to-noise ratio. The reduction of signal swings relaxes th...
Saved in:
Main Authors: | Jiang, Shan, Do, Manh Anh, Yeo, Kiat Seng, Lim, Wei Meng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/92397 http://hdl.handle.net/10220/6256 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Inductorless Rf receiver front-end circuits
by: Sun, Shuo.
Published: (2010) -
8 bit asynchronous SAR ADC
by: Mahesha, Ballaki Aditya
Published: (2024) -
Low-power comparator-based pipelined ADC
by: Liew, Tien Wei.
Published: (2011) -
High-speed CMOS pipelined subranging ADC
by: Fan, Xianping
Published: (2010) -
Characterization of 12-bit SAR ADC for wireless applications
by: Bhagyalakshmi Manjunatha
Published: (2018)