A 9-bit, 1.08ps resolution two-step time-to-digital converter in 65 nm CMOS for time-mode ADC
This paper presents the design of a 9-bit, Two-Step Time-to-Digital Converter (TDC) in 65 nm CMOS for the application in a time-mode ADC. The proposed TDC uses body-biasing in the fine TDC to obtain the resolution of the entire TDC, which is simulated to be 1.08 ps. With a dynamic range of 555 ps, t...
Saved in:
Main Authors: | Kong, Junjie, Henzler, Stephan, Schmitt-Landsiedel, Doris, Siek, Liter |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2021
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/152172 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A 0.6 V, 1.74 ps resolution capacitively boosted time-to-digital converter in 180 nm CMOS
by: Palaniappan, Arjun Ramaswami, et al.
Published: (2021) -
A 14-b, 850fs fully synthesizable stochastic-based branching time-to-digital converter in 65nm CMOS
by: Teh, Jian Sen, et al.
Published: (2021) -
A high-speed 2-bit/cycle SAR ADC with time-domain quantization
by: Qiu, Lei, et al.
Published: (2020) -
8-bit CMOS asynchronous dynamic reference ADC
by: Ng, Xiang Yang
Published: (2024) -
Time-interleaved SAR ADC with background timing-skew calibration for UWB wireless communication in IoT systems
by: Seong, Kiho, et al.
Published: (2020)