A single-channel voltage-scalable 8-GS/s 8-b > 37.5-dB SNDR time-domain ADC with asynchronous pipeline successive approximation in 28-nm CMOS
This article presents a single-channel voltage-scalable 8-GS/s 8-b time-domain analog-to-digital-converter (TD-ADC). It breaks the speed limit of traditional TD-ADC by leveraging asynchronous pipeline successive approximation (APSA), which reduces the quantization period to approximate one-stage tim...
Saved in:
Main Authors: | Chen, Qian, Boon, Chirn Chye, Liu, Qing, Liang, Yuan |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/167258 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of asynchronous dynamic pipelined floating point arithmetic circuits
by: Benjawan Trabenpreuk
Published: (2006) -
17.8 A single-channel 10GS/s 8b>36.4d8 SNDR time-domain ADC featuring loop-unrolled asynchronous successive approximation in 28nm CMOS
by: Chen, Qian, et al.
Published: (2023) -
A 16-mW 1-GS/s with 49.6-dB SNDR TI-SAR ADC for software-defined radio in 65-nm CMOS
by: Qiu, Lei, et al.
Published: (2019) -
A 98.6 dB SNDR SAR ADC with a mismatch error shaping technique implemented with double sampling
by: Yang, Chuanshi, et al.
Published: (2022) -
High Performance Low Overhead Template-based Cell-Interleave Pipeline (TCIP) for Asynchronous-Logic QDI Circuits
by: Ho, Weng-Geng, et al.
Published: (2016)