A novel design of power-efficient reconfigurable multiplier targeting at increasing the throughput of the CGRA
In the dynamic world of artificial intelligence (AI) with escalating computational needs, the significance of edge computing has risen. Edge computing emphasizes local computations on devices, particularly using Software-Defined Chip (SDC) such as the Coarse-Grained Reconfigurable Architecture (CGRA...
Saved in:
Main Author: | Li, Jiaxu |
---|---|
Other Authors: | Goh Wang Ling |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Online Access: | https://hdl.handle.net/10356/171880 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Hardware implementation of a power efficient CGRA with single-cycle multi-hop datapaths
by: Su, Lingzhi
Published: (2022) -
High-level synthesis algorithm for the design of reconfigurable constant multiplier
by: Chen, Jiajia, et al.
Published: (2010) -
Achieving efficient realization of Kalman Filter on CGRA through algorithm-architecture co-design
by: Merchant, Farhad, et al.
Published: (2020) -
PORTABLE AND SCALABLE COMPILATION FOR CGRA ACCELERATORS
by: LI ZHAOYING
Published: (2023) -
New design methodologies for low complexity fir filters and reconfigurable constant multipliers
by: Chen, Jiajia
Published: (2011)