Quantum correction hardware accelerator design on FPGA
This project investigates alternative hardware solutions for quantum error correction, focusing on replacing the slow and computationally expensive MWPM error decoder with more efficient methods. Through thorough prototyping and evaluation, the Connected Neural Network (NN) approach emerged as the s...
Saved in:
Main Author: | Soh, Siang Yang |
---|---|
Other Authors: | Goh Wang Ling |
Format: | Final Year Project |
Language: | English |
Published: |
Nanyang Technological University
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/176232 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Quantum correction hardware accelerator design on FPGA
by: Cao, Hongyu
Published: (2023) -
Artificial neural networks as routine for error correction with an application in Singapore regional model
by: Sun, Y., et al.
Published: (2014) -
Mapping statecharts to verilog for hardware/software co-specification
by: Qin, S., et al.
Published: (2013) -
Hardware acceleration for non-linear layers of transformer networks on RISC-V CPU
by: Seenivasagan Haresh
Published: (2024) -
Finding good quantum codes using the Cartan form
by: Jayashankar, Akshaya, et al.
Published: (2021)