Hardware acceleration for non-linear layers of transformer networks on RISC-V CPU
This paper explores the utilization of hardware acceleration techniques for the non-linear layers in Transformer networks, specifically within the context of RISC-V CPU archi- tectures. The growing complexity of Transformer-based models, highlighted by their significant computational demands, unders...
Saved in:
Main Author: | Seenivasagan Haresh |
---|---|
Other Authors: | Chang Chip Hong |
Format: | Final Year Project |
Language: | English |
Published: |
Nanyang Technological University
2024
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/177093 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
AES encryption implementation on RISC-V for IoT security
by: Chen, Sijia
Published: (2024) -
RISC-V processor FPGA implementation
by: Tey, Jing Kai
Published: (2024) -
Quantum correction hardware accelerator design on FPGA
by: Soh, Siang Yang
Published: (2024) -
DESIGN OF LOW POWER, HARDWARE-AWARE ANALOG MEMORY-BASED ACCELERATORS FOR DEEP LEARNING
by: VELURI HASITA
Published: (2022) -
Hardware accelerator for feature matching with binary search tree
by: Thathsara, Miyuru, et al.
Published: (2024)