Design and implementation of formal verification tool for combinational circuits using automatic test pattern generation
Functional Verification or Logical Simulation is an important phase in Digital Design Flow. It is to ensure that the functionality of the design remains the same as the initial desired functionality at any point of time in the whole process, before advancing to the next level. If errors are detected...
Saved in:
Main Author: | Tan, Sue Yee. |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Final Year Project |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/40907 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Assertion based formal verification using Jaspergold
by: Tangirala Raghavsimha
Published: (2019) -
Non-linear analog circuits for self-organizing neuron and central pattern generator
by: Li, Fei.
Published: (2013) -
Performance verification of audio converter integrated circuits
by: Shankar, Nat Udaya.
Published: (2008) -
On-chip automatic tuning circuit
by: Htin Kyaw.
Published: (2008) -
Path oriented boolean test generation for single stuck-at fault in combinational circuits
by: Zhang, Xudong
Published: (2008)