Development and characterization of deep reactive ion etching technology for through silicon interconnection

Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of planar integrated circuits. This work focuses on various challenges associated with deep reactive ion etching technology for realizing through silicon interconnection for 3D Microsystems application....

Full description

Saved in:
Bibliographic Details
Main Author: Nagarajan, Ranganathan
Other Authors: Pey Kin Leong
Format: Theses and Dissertations
Language:English
Published: 2010
Subjects:
Online Access:https://hdl.handle.net/10356/41775
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-41775
record_format dspace
spelling sg-ntu-dr.10356-417752023-07-04T16:53:39Z Development and characterization of deep reactive ion etching technology for through silicon interconnection Nagarajan, Ranganathan Pey Kin Leong School of Electrical and Electronic Engineering A*STAR Institute of Microelectronics Krishnamachar Prasad DRNTU::Engineering::Electrical and electronic engineering::Microelectronics Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of planar integrated circuits. This work focuses on various challenges associated with deep reactive ion etching technology for realizing through silicon interconnection for 3D Microsystems application. In the first part of the thesis, stress simulation studies were done on TSV structures of various via geometries and shapes to determine the regions of high stress due to CTE mismatch. It was determined that the top and bottom of the vias and the surrounding materials experience maximum mechanical stress. It was also found that the stress is concentrated in the sharp peaks and valleys of the scallops formed by Bosch etch process. A test vehicle was designed and fabricated by copper damascene process with various geometries and barrier structures to experimentally study the effect of sidewall scallops on electrical leakage between adjacent TSV structures. It was shown that the leakage current can be reduced by about nearly 3 orders of magnitude when the sidewall roughness is reduced or replaced by a smoother sidewall for the initial few microns of the depth of the via by using a non-Bosch etch process. This study has shown that the Bosch etch process can still be used, with all its merits of high etch rate and high etch selectivity, for vertical TSV etch application by tailoring a short first etch step with smooth sidewall. DOCTOR OF PHILOSOPHY (EEE) 2010-08-12T01:55:36Z 2010-08-12T01:55:36Z 2010 2010 Thesis Nagarajan, R. (2010). Development and characterization of deep reactive ion etching technology for through silicon interconnection. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/41775 10.32657/10356/41775 en 222 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Microelectronics
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Microelectronics
Nagarajan, Ranganathan
Development and characterization of deep reactive ion etching technology for through silicon interconnection
description Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of planar integrated circuits. This work focuses on various challenges associated with deep reactive ion etching technology for realizing through silicon interconnection for 3D Microsystems application. In the first part of the thesis, stress simulation studies were done on TSV structures of various via geometries and shapes to determine the regions of high stress due to CTE mismatch. It was determined that the top and bottom of the vias and the surrounding materials experience maximum mechanical stress. It was also found that the stress is concentrated in the sharp peaks and valleys of the scallops formed by Bosch etch process. A test vehicle was designed and fabricated by copper damascene process with various geometries and barrier structures to experimentally study the effect of sidewall scallops on electrical leakage between adjacent TSV structures. It was shown that the leakage current can be reduced by about nearly 3 orders of magnitude when the sidewall roughness is reduced or replaced by a smoother sidewall for the initial few microns of the depth of the via by using a non-Bosch etch process. This study has shown that the Bosch etch process can still be used, with all its merits of high etch rate and high etch selectivity, for vertical TSV etch application by tailoring a short first etch step with smooth sidewall.
author2 Pey Kin Leong
author_facet Pey Kin Leong
Nagarajan, Ranganathan
format Theses and Dissertations
author Nagarajan, Ranganathan
author_sort Nagarajan, Ranganathan
title Development and characterization of deep reactive ion etching technology for through silicon interconnection
title_short Development and characterization of deep reactive ion etching technology for through silicon interconnection
title_full Development and characterization of deep reactive ion etching technology for through silicon interconnection
title_fullStr Development and characterization of deep reactive ion etching technology for through silicon interconnection
title_full_unstemmed Development and characterization of deep reactive ion etching technology for through silicon interconnection
title_sort development and characterization of deep reactive ion etching technology for through silicon interconnection
publishDate 2010
url https://hdl.handle.net/10356/41775
_version_ 1772828750713454592