High performance architecture for move generation in computer chess : an FPGA based implementation
This thesis describes the design of a high performance parallel move generator architecture suitable for a high-speed chess computer. It illustrates how the complicated single task of chess move generation can be decomposed into several simple and independent atomic processors. These processors are...
Saved in:
Main Author: | De Silva, C. R. |
---|---|
Other Authors: | Amarasinghe, S. K. |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/4214 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Design and implementation of a high speed chess move generator
by: Jaya Shankar Pathmasuntharam
Published: (2009) -
Deep learning and computer chess
by: Low, Benedict Yu
Published: (2021) -
Massively parallel implementation of a pattern based evaluation function for computer chess
by: U. G. Namal Prasanna Kumara
Published: (2008) -
Deep learning and computer chess (part 1)
by: Pereddy Vijai Krishna Reddy
Published: (2020) -
Deep learning and computer chess (part 2)
by: Xu, Shiguang
Published: (2022)