Efficient architectures for computation of binary logarithm
Logarithmic Number System (LNS) is often used in digital signal processing to simplify complex arithmetic operations. LNS requires data to be converted into the logarithmic domain, i.e., logarithmic conversion. The thesis studies the VLSI architectures for logarithmic conversion. The existing Mitche...
Saved in:
Main Author: | Low, Joshua Yung Lih |
---|---|
Other Authors: | Jong Ching Chuen |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/59971 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Efficient architecture for MPEG-4 binary shape decoder
by: Jagannatharaja Thinakaran, J. T.
Published: (2008) -
Design of true logarithmic amplifier
by: Aung Kyaw Moe
Published: (2008) -
A fast and compact circuit for integer square root computation based on Mitchell logarithmic method
by: Low, Joshua Yung Lih, et al.
Published: (2013) -
New algorithms and VLSI architectures for efficient RNS computations
by: Tay, Thian Fatt
Published: (2016) -
An optimized Mitchell-based logarithmic conversion circuit
by: Yang, Yanjun
Published: (2022)