Zedwulf: Power-Performance Tradeoffs of a 32-Node Zynq SoC Cluster
Commodity SoCs with hybrid architectures that combine CPUs with programmable FPGA fabric such as the Xilinx Zynq SoC have become a competitive energy-efficient platform for addressing irregular parallelism in graph problems. In this paper, we prototype a 32-node cluster composed from these Zynq SoC...
Saved in:
Main Authors: | Moorthy, Pradeep, Kapre, Nachiket |
---|---|
Other Authors: | School of Computer Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2015
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/83649 http://hdl.handle.net/10220/39205 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
CLAHE HLS implementation on Zynq SoC FPGA
by: Yoong, Nathaniel Khai Jie
Published: (2024) -
Network design and characterization for ZedWulf
by: Dhakshina Moorthy Pradeep
Published: (2014) -
A case for energy-efficient acceleration of graph problems using embedded FPGA-based SoCs
by: Moorthy, Pradeep, et al.
Published: (2018) -
Tuning SoC platforms for multimedia processing: Identifying limits and tradeoffs
by: Maxiaguine, A., et al.
Published: (2013) -
Graph MMU design for Zedwulf
by: Han, Jianglei
Published: (2014)