Physical layout design optimization of integrated spiral inductors for silicon-based RFIC applications
A new test structure layout technique and design methodology are used to investigate quantitatively how geometrical layout parameters such as core diameter, conductor spacing, and width would affect the performance of spiral inductors. For the 0.18-µm RFCMOS technology, experimental results in this...
Saved in:
Main Authors: | Sia, Choon Beng, Ong, Beng Hwee, Chan, Kwok Wai, Yeo, Kiat Seng, Ma, Jianguo, Do, Manh Anh |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2009
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/91514 http://hdl.handle.net/10220/4663 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Modeling and layout optimization of differential inductors for Silicon-based RFIC applications
by: Sia, Choon Beng, et al.
Published: (2009) -
Metallization proximity studies for copper spiral inductors on silicon
by: Sia, Choon Beng, et al.
Published: (2009) -
Modeling and layout optimization techniques for silicon-based symmetrical spiral inductors
by: Sia, Choon Beng, et al.
Published: (2014) -
Accurate and scalable RF interconnect model for silicon-based RFIC applications
by: Sia, Choon Beng, et al.
Published: (2009) -
Device design, characterization and modeling of inductors and interconnects for RFIC applications
by: Sia, Choon Beng
Published: (2009)