Hardware Implementation of an Iterative Parallel Scheduler for Optical Interconnection Networks
This paper proposes an iterative parallel scheduler for optical interconnection networks based on the longest queue first algorithm, presents an optimized hardware implementation in commercial FPGA boards, and experimentally assess its performance.
Saved in:
Main Authors: | Corvera, Jan Alain, Dumlao, Samuel Matthew G, Reyes, Rosula SJ, Castoldi, Piero, Andriolli, Nicola, Cerutti, Isabella |
---|---|
Format: | text |
Published: |
Archīum Ateneo
2016
|
Subjects: | |
Online Access: | https://archium.ateneo.edu/ecce-faculty-pubs/56 https://www.osapublishing.org/abstract.cfm?uri=Networks-2016-NeM3B.4 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Ateneo De Manila University |
Similar Items
-
Simulation and FPGA-based implementation of iterative parallel schedulers for optical interconnection networks
by: Cerutti, Isabella, et al.
Published: (2017) -
FPGA-Based Implementation of Two-Step Schedulers for Modular Optical Interconnection Networks
by: Borromeo, Justine Cris, et al.
Published: (2021) -
Hardware Comparison of Schedulers for Modular Optical Interconnection Networks
by: Borromeo, J C, et al.
Published: (2019) -
Development of core library modules for virtex-5 FPGA board
by: Arrieta, Alexia Mari P., et al.
Published: (2017) -
An FPGA-based 8-bit 8051 compatible microcontroller
by: Chua, James Earl C., et al.
Published: (2014)