Multifingers capacitances modeling of 65-Nm CMOS transistor by unit cell method
The multifingers' parasitic capacitances modeling of 65-nm CMOS transistors for millimeter-wave application is presented. The modeling is based on simulation approach, which is done by building the devices true dimension in high-frequency structure simulator environment. The material properties...
Saved in:
Main Authors: | Agung, Alit Apriyana Anak, Zhang, Yue Ping |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/102842 http://hdl.handle.net/10220/16915 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Ultra-wideband switches using defected ground structure low pass filter in 65nm CMOS technology
by: Anak Agung Alit Apriyana
Published: (2015) -
A D-band amplifier in 65 nm bulk CMOS for short-distance data center communication
by: Huang, Qijun, et al.
Published: (2018) -
Design of SPST/SPDT switches in 65nm CMOS for 60GHz applications
by: He, Jin, et al.
Published: (2010) -
A PVT-tolerant relaxation oscillator in 65nm CMOS
by: Cimbili Bharath Kumar
Published: (2017) -
Total Ionizing Dose (TID) Effects on Finger Transistors in a 65nm CMOS Process
by: Jiang, Jize, et al.
Published: (2016)