A high speed low power CAM with a parity bit and power-gated ML sensing
Content addressable memory (CAM) offers high-speed search function in a single clock cycle. Due to its parallel match-line (ML) comparison, CAM is power-hungry. Thus, robust, high-speed and low-power ML sense amplifiers are highly sought-after in CAM designs. In this paper, we introduce a parity bit...
Saved in:
Main Authors: | Do, Anh Tuan, Chen, Shoushun, Kong, Zhi Hui, Yeo, Kiat Seng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/104828 http://hdl.handle.net/10220/16855 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design and performance evaluation of a low-power data-line SRAM sense amplifier
by: Fu, Haitao, et al.
Published: (2010) -
Design and sensitivity analysis of a new current-mode sense amplifier for low-power SRAM
by: Do, Anh Tuan, et al.
Published: (2010) -
An improved inverter-based readout scheme for low-power ISFET sensing array
by: Do, Anh Tuan, et al.
Published: (2013) -
Analysis and design of high speed low power 4-bit ALU
by: Huang, Si Wei.
Published: (2009) -
A full current-mode sense amplifier for low-power SRAM applications
by: Do, Anh Tuan, et al.
Published: (2010)