A 16-mW 1-GS/s with 49.6-dB SNDR TI-SAR ADC for software-defined radio in 65-nm CMOS
This paper presents a 10-bit 1-GS/s four-channel time-interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC). To suppress the time skew, the full rate master clock-based sampling technique is adopted. The effect of sampling switch mismatches on time skew is addres...
Saved in:
Main Authors: | Qiu, Lei, Tang, Kai, Zheng, Yuanjin, Siek, Liter, Zhu, Yan, U, Seng-Pan |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/107594 http://hdl.handle.net/10220/50344 http://dx.doi.org/10.1109/TVLSI.2017.2771811 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A 5-Bit 1.25GS/S 4.7mW delay-based pipelined ADC in 65nm CMOS
by: Mesgarani, A., et al.
Published: (2013) -
A single-channel voltage-scalable 8-GS/s 8-b > 37.5-dB SNDR time-domain ADC with asynchronous pipeline successive approximation in 28-nm CMOS
by: Chen, Qian, et al.
Published: (2023) -
A digital time skew calibration technique for time-interleaved ADCs
by: Qiu, Lei, et al.
Published: (2016) -
A 1 V 103 dB 3rd-order audio continuous-time ΔΣ ADC with enhanced noise shaping in 65 nm CMOS
by: Leow, Yoon Hwee, et al.
Published: (2021) -
A 98.6 dB SNDR SAR ADC with a mismatch error shaping technique implemented with double sampling
by: Yang, Chuanshi, et al.
Published: (2022)