A 0.013-mm2 0.53-mW/Gb/s 32-Gb/s hybrid analog equalizer under 21-dB channel loss in 65-nm CMOS
Low-power and low-jitter equalization techniques become increasingly crucial for the wire-line receivers operating at data rates more than tens of gigabits per second. This brief reports an inductorless and power-efficient 32-Gb/s hybrid analog equalizer. The hybrid analog equalizer utilizes a tripl...
Saved in:
Main Authors: | Balachandran, Arya, Chen, Yong, Boon, Chirn Chye |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2020
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/139733 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
D-band surface-wave modulator and signal source with 40 dB extinction ratio and 3.7 mW output power in 65 nm CMOS
by: Liang, Yuan, et al.
Published: (2020) -
A 0.044-mm2 0.5-to-7-GHz resistor-plus-source-follower-feedback noise-cancelling LNA achieving a flat NF of 3.3±0.45 dB
by: Yu, Haohong, et al.
Published: (2019) -
10-Gb/s operation of RSOA using a delay interferometer
by: Kim, H.
Published: (2014) -
Analog equalizers and SerDes receiver analog front end for 32 Gb/s wireline communication
by: Balachandran, Arya
Published: (2019) -
A 13.5-Gb/s 140-GHz silicon redriver exploiting metadevices for short-range OOK communications
by: Liang, Yuan, et al.
Published: (2022)