Design a 16-bit low power delay multiplier
In this paper, a low power delay multiplier design is proposed. Aiming to achieve high performance, improvements has been done both in algorithm and architecture level. In algorithm level, a radix 4 modified Booth’s algorithm is applied to reduce the partial products for one half. And in the archite...
Saved in:
Main Author: | Lun, Yinghui |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2021
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/150272 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Low power 16-bit multiplier design
by: Heng, Zeng An
Published: (2015) -
Design a 16-bit Low power multiplier
by: Gu, Bin
Published: (2018) -
16-bit low-power CMOS multiplier IC design
by: Zhang, Jingyao
Published: (2021) -
16-bit high speed CMOS multiplier IC design
by: He, Pengfei
Published: (2021) -
Low power-delay-product (PDP) CMOS multiplier design
by: Leng, Xiaoxiang
Published: (2021)