Design of an ultra-low-voltage CMOS relaxation clock oscillator
This dissertation presents the design of a 0.45 V fully-integrated relaxation oscillator using TSMC 40nm CMOS process technology. It comprises, a 2-Transistor (2-T) voltage reference, a current reference generator and a comparator in conjunction of the associated switched-capacitor network. The 2-T...
Saved in:
Main Author: | Zhao, Bingbing |
---|---|
Other Authors: | Chan Pak Kwong |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/168607 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of broadband CMOS voltage controlled oscillators
by: Zhao, Ruiyan.
Published: (2008) -
Design of a CMOS relaxation oscillator with reduced circuit sensitivity
by: Liao, Yizhuo
Published: (2022) -
Design and analysis of ultra low power true single phase clock CMOS 2/3 prescaler
by: Yeo, Kiat Seng, et al.
Published: (2010) -
Low power CMOS clocked storage elements
by: Lakshman,Srivibhav
Published: (2020) -
Design of a 60-GHz voltage-controlled oscillator in 65nm CMOS
by: Wang, Haitao
Published: (2011)