16-bit high-speed CMOS multiplier IC design
This dissertation focuses on a high-speed 16-bit CMOS multiplier design. In order to satisfy the increasing demands of contemporary computing systems, multiplication—a basic operation in digital signal processing, cryptography, and arithmetic units—needs to be implemented efficiently in hardwa...
Saved in:
Main Author: | Feng, Haotian |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2025
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/182449 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A wideband CMOS multiplier for UWB application
by: Gao, Y., et al.
Published: (2014) -
Import multiplier in input - output analysis
by: Bui, Trinh, et al.
Published: (2016) -
Background image reconstruction using random frame sampling and logical bit operations
by: VARIAN SHERWIN, CHU
Published: (2013) -
16 bits high speed CMOS multiplier IC design
by: Wut Yee Win Thoung
Published: (2021) -
16-bit high speed CMOS multiplier IC design
by: He, Pengfei
Published: (2021)