Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy
The novelty of this study lies in the application of the scanning tunneling microscopy (STM), to study the electronic properties of the high-k gate stack at nanometre scale. The samples are the HfO2/SiOx and the Sc2O3/La2O3/SiOx gate stacks. Based on tunneling and energy band theory, the polycrysta...
Saved in:
Main Author: | |
---|---|
Other Authors: | |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2009
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/19017 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
id |
sg-ntu-dr.10356-19017 |
---|---|
record_format |
dspace |
spelling |
sg-ntu-dr.10356-190172023-07-04T17:28:19Z Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy Ong, Yi Ching Sean Joseph O'Shea Pey Kin Leong Ang Diing Shenp School of Electrical and Electronic Engineering DRNTU::Engineering::Materials::Microelectronics and semiconductor materials DRNTU::Engineering::Electrical and electronic engineering::Microelectronics The novelty of this study lies in the application of the scanning tunneling microscopy (STM), to study the electronic properties of the high-k gate stack at nanometre scale. The samples are the HfO2/SiOx and the Sc2O3/La2O3/SiOx gate stacks. Based on tunneling and energy band theory, the polycrystalline structure with grain size of ~27 nm of the high-k and the amorphous SiOx can be imaged independently at different biasing polarity. The polarity dependent STM current can therefore allow the demarcation of electronic traps in the high-k and the SiOx layer. This allows the evolution of electronic traps in each layer to be separately probed and studied under process condition change and electrical stress. By subjecting the high-k gate stack to different post-deposition annealing (PDA) temperatures, electrical weak spots and non-uniformity induced by PDA can be revealed by STM. Lateral resolved I-V characteristics extracted from leakage sites are found to exhibit either stress induced leakage current (SILC) or barrier height lowering (BHL) behaviors. STM observation of thermally induced localized low resistance path under tip injection and increase in leakage sites density in annealed gate stacks explain the reduced Weibull slope upon PDA. DOCTOR OF PHILOSOPHY (EEE) 2009-09-09T08:27:29Z 2009-09-09T08:27:29Z 2009 2009 Thesis Ong, Y. C. (2009). Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy. Doctoral thesis, Nanyang Technological University, Singapore. https://hdl.handle.net/10356/19017 10.32657/10356/19017 en 228 p. application/pdf |
institution |
Nanyang Technological University |
building |
NTU Library |
continent |
Asia |
country |
Singapore Singapore |
content_provider |
NTU Library |
collection |
DR-NTU |
language |
English |
topic |
DRNTU::Engineering::Materials::Microelectronics and semiconductor materials DRNTU::Engineering::Electrical and electronic engineering::Microelectronics |
spellingShingle |
DRNTU::Engineering::Materials::Microelectronics and semiconductor materials DRNTU::Engineering::Electrical and electronic engineering::Microelectronics Ong, Yi Ching Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy |
description |
The novelty of this study lies in the application of the scanning tunneling microscopy (STM), to study the electronic properties of the high-k gate stack at nanometre scale. The samples are the HfO2/SiOx and the Sc2O3/La2O3/SiOx gate stacks.
Based on tunneling and energy band theory, the polycrystalline structure with grain size of ~27 nm of the high-k and the amorphous SiOx can be imaged independently at different biasing polarity. The polarity dependent STM current can therefore allow the demarcation of electronic traps in the high-k and the SiOx layer. This allows the evolution of electronic traps in each layer to be separately probed and studied under process condition change and electrical stress.
By subjecting the high-k gate stack to different post-deposition annealing (PDA) temperatures, electrical weak spots and non-uniformity induced by PDA can be revealed by STM. Lateral resolved I-V characteristics extracted from leakage sites are found to exhibit either stress induced leakage current (SILC) or barrier height lowering (BHL) behaviors. STM observation of thermally induced localized low resistance path under tip injection and increase in leakage sites density in annealed gate stacks explain the reduced Weibull slope upon PDA. |
author2 |
Sean Joseph O'Shea |
author_facet |
Sean Joseph O'Shea Ong, Yi Ching |
format |
Theses and Dissertations |
author |
Ong, Yi Ching |
author_sort |
Ong, Yi Ching |
title |
Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy |
title_short |
Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy |
title_full |
Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy |
title_fullStr |
Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy |
title_full_unstemmed |
Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy |
title_sort |
analysis of high-dielectric constant gate stack reliability for nanoscale cmos devices application via scanning tunneling microscopy |
publishDate |
2009 |
url |
https://hdl.handle.net/10356/19017 |
_version_ |
1772827637494841344 |