Power optimization in data path allocation for high-level synthesis
This thesis addresses the problem of minimizing power consumption in the high-level synthesis of data-dominated CMOS circuits.
Saved in:
Main Author: | Zheng, Yuhong. |
---|---|
Other Authors: | Jong, Ching Chuen |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/4049 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Data path allocation with interconnection optimization in high-level synthesis
by: Zhu, Hongwei.
Published: (2008) -
Design and evaluation of high-level estimation and optimization techniques for power consumption
by: Lee, Sheanwei.
Published: (2009) -
Optimal allocation of FACTS devices for improved economic dispatch in power systems
by: Deng, Wan Hong
Published: (2009) -
Solar power optimizer
by: Ong, Wei Lun.
Published: (2011) -
GaN based power optimizer for highly efficient solar energy intergation
by: Zhang, Yingqian
Published: (2020)