Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)

This report describes the implementation of the Abed & Siferd’s 6-region logarithmic approximation (AS6) algorithm in digital integrated circuit. The design was first coded in Verilog HDL and verified for functionality using ModelSim simulations. The sub-blocks of the logarithmic converter were...

Full description

Saved in:
Bibliographic Details
Main Author: Ne Kyaw Zwa Lwin
Other Authors: Jong Ching Chuen
Format: Final Year Project
Language:English
Published: 2011
Subjects:
Online Access:http://hdl.handle.net/10356/46037
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
id sg-ntu-dr.10356-46037
record_format dspace
spelling sg-ntu-dr.10356-460372023-07-07T17:11:11Z Design and implementation of a digital integrated circuit for logarithmic conversion (AS6) Ne Kyaw Zwa Lwin Jong Ching Chuen School of Electrical and Electronic Engineering DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits This report describes the implementation of the Abed & Siferd’s 6-region logarithmic approximation (AS6) algorithm in digital integrated circuit. The design was first coded in Verilog HDL and verified for functionality using ModelSim simulations. The sub-blocks of the logarithmic converter were written separately, and combined at the top level block. All sub-blocks were designed in behaviour model except the 6-region error correcting circuit. The purpose is to preserve the original algorithm and circuit topology. The Verilog model was then synthesized into gate-level using Synopsys Design Compiler. Design constraints were set to achieve the best timing and area. After the design was synthesized, it achieved a maximum clock frequency. The netlist and constraints from the synthesis were then used for placement and routing. The design was placed and routed in Cadence SoC Encoutner environment. At the end of this stage, timing and power analysis were done. The routed design is also verified against the functional design with simulation. The detail of the RTL design, functional simulation, synthesis, and physical design are described in the report. Some recommendations for the future work are also included. Bachelor of Engineering 2011-06-27T09:17:02Z 2011-06-27T09:17:02Z 2011 2011 Final Year Project (FYP) http://hdl.handle.net/10356/46037 en Nanyang Technological University 111 p. application/pdf
institution Nanyang Technological University
building NTU Library
continent Asia
country Singapore
Singapore
content_provider NTU Library
collection DR-NTU
language English
topic DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
spellingShingle DRNTU::Engineering::Electrical and electronic engineering::Integrated circuits
Ne Kyaw Zwa Lwin
Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)
description This report describes the implementation of the Abed & Siferd’s 6-region logarithmic approximation (AS6) algorithm in digital integrated circuit. The design was first coded in Verilog HDL and verified for functionality using ModelSim simulations. The sub-blocks of the logarithmic converter were written separately, and combined at the top level block. All sub-blocks were designed in behaviour model except the 6-region error correcting circuit. The purpose is to preserve the original algorithm and circuit topology. The Verilog model was then synthesized into gate-level using Synopsys Design Compiler. Design constraints were set to achieve the best timing and area. After the design was synthesized, it achieved a maximum clock frequency. The netlist and constraints from the synthesis were then used for placement and routing. The design was placed and routed in Cadence SoC Encoutner environment. At the end of this stage, timing and power analysis were done. The routed design is also verified against the functional design with simulation. The detail of the RTL design, functional simulation, synthesis, and physical design are described in the report. Some recommendations for the future work are also included.
author2 Jong Ching Chuen
author_facet Jong Ching Chuen
Ne Kyaw Zwa Lwin
format Final Year Project
author Ne Kyaw Zwa Lwin
author_sort Ne Kyaw Zwa Lwin
title Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)
title_short Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)
title_full Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)
title_fullStr Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)
title_full_unstemmed Design and implementation of a digital integrated circuit for logarithmic conversion (AS6)
title_sort design and implementation of a digital integrated circuit for logarithmic conversion (as6)
publishDate 2011
url http://hdl.handle.net/10356/46037
_version_ 1772827117763952640