Accelerating binary-matrix multiplication on FPGA
Matrix multiplication is required for a wide variety of applications, including data mining, linear algebra, graph transformations, etc. Most of the existing works to accelerate matrix multiplication have focused on matrices with integer and floating point elements. In this work, we proposed for the...
Saved in:
Main Author: | Liwongan, Ricardo Jack |
---|---|
Other Authors: | Anupam Chattopadhyay |
Format: | Final Year Project |
Language: | English |
Published: |
2017
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/72881 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Comparison between GPU and FPGA as hardware accelerator
by: Yang, Lu
Published: (2014) -
FPGA acceleration of continual learning at the edge
by: Piyasena Gane Pathirannahelage Duvindu
Published: (2021) -
An efficient gustavson-based sparse matrix-matrix multiplication accelerator on embedded FPGAs
by: Li, Shiqing, et al.
Published: (2023) -
Efficient FPGA-based sparse matrix-vector multiplication with data reuse-aware compression
by: Li, Shiqing, et al.
Published: (2023) -
Understanding resource usage and performance in FPGA designs
by: Muhamad Rafiudin Rahim
Published: (2014)