Design automation flow for partial run-time reconfiguration on FPGAs
Field-Programmable Gate Array (FPGA) is a programmable hardware that allows post-manufacturing configuration to meet application-specific functionality and requirement. Partial Reconfiguration (PR) is an advanced feature in modern FPGAs that enables the configuration of the FPGA to be altered at run...
Saved in:
Main Author: | Mao, Fubing |
---|---|
Other Authors: | Lam Siew Kei |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2017
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/73042 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Library-Based Placement and Routing in FPGAs with Support of Partial Reconfiguration
by: Mao, Fubing, et al.
Published: (2016) -
Design automation for partially reconfigurable adaptive systems
by: Kizheppatt, Vipin
Published: (2015) -
uBRAM-based run-time reconfigurable FPGA and corresponding reconfiguration methodology
by: Chen, Yi-Chung, et al.
Published: (2013) -
Dataflow optimized overlays for FPGAs
by: Siddhartha
Published: (2019) -
A high speed open source controller for FPGA Partial Reconfiguration
by: Vipin, Kizheppatt., et al.
Published: (2013)