High-level synthesis algorithm for the design of reconfigurable constant multiplier
Multiplying a signal by a known constant is an essential operation in digital signal processing algorithms. In many application scenarios, an input or output signal is repeat...
Saved in:
Main Authors: | Chen, Jiajia, Chang, Chip Hong |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/80022 http://hdl.handle.net/10220/6230 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
New design methodologies for low complexity fir filters and reconfigurable constant multipliers
by: Chen, Jiajia
Published: (2011) -
High speed multiplier IC design based on booth algorithm
by: Chang, Shuming
Published: (2023) -
A new redundant binary Booth encoding for fast 2^n-bit multiplier design
by: He, Yajuan, et al.
Published: (2010) -
High-speed and low-power serial accumulator for serial/parallel multiplier
by: Meher, Manas Ranjan, et al.
Published: (2010) -
High speed CMOS multiplier design
by: Tay, Wen Kai
Published: (2022)