A 2.6–3.4 ghz fractional-N sub-sampling phase-locked loop using a calibration-free phase-switching-sub-sampling technique
Sub-sampling phase-locked loop (SSPLL) achieves lower in-band phase noise compared to a conventional charge-pump phase-locked loop with frequency dividers. Recently, several works have been reported to enable fractional-N operation of SSPLL to broaden its applications. However, they require careful...
Saved in:
Main Authors: | Liang, Zhipeng, Yi, Xiang, Yang, Kaituo, Boon, Chirn Chye |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2019
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/85905 http://hdl.handle.net/10220/48325 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A 40 GHz CMOS PLL with -75-dBc reference spur and 121.9-fs rms jitter featuring a quadrature sampling phase-frequency detector
by: Liang, Yuan, et al.
Published: (2022) -
A 23.4 mW -72-dBc reference spur 40 GHz CMOS PLL featuring a spur-compensation phase detector
by: Liang, Yuan, et al.
Published: (2022) -
A 93.4–104.8-GHz 57-mW fractional- N cascaded PLL with true in-phase injection-coupled QVCO in 65-nm CMOS technology
by: Yi, Xiang, et al.
Published: (2020) -
An inverted ring oscillator noise-shaping time-to-digital converter with in-band noise reduction and coherent noise cancellation
by: Yi, Xiang, et al.
Published: (2020) -
A TDC-less all-digital phase locked loop for medical implant applications
by: Palaniappan, Arjun Ramaswami, et al.
Published: (2021)