Design and analysis of ultra low power true single phase clock CMOS 2/3 prescaler
In this paper the power consumption and operating frequency of true single phase clock (TSPC) and extended true single phase clock (E-TSPC) frequency prescalers are investigated. Based on this study a new low power and improved speed TSPC 2/3 prescaler is proposed which i...
Saved in:
Main Authors: | Yeo, Kiat Seng, Boon, Chirn Chye, Lim, Wei Meng, Do, Manh Anh, Krishna, Manthena Vamshi |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/91237 http://hdl.handle.net/10220/6213 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design and optimization of the extended true single-phase clock-based prescaler
by: Yu, Xiao Peng, et al.
Published: (2009) -
Ultra low power cmos phase-locked loop frequency synthesizers
by: Vamshi Krishna Manthena
Published: (2012) -
A low-power single-phase clock multiband flexible divider
by: Manthena, Vamshi Krishna, et al.
Published: (2013) -
Sub-mW multi-GHz CMOS dual-modulus prescalers based on programmable injection-locked frequency dividers
by: Yu, Xiao Peng, et al.
Published: (2010) -
Design of a hysteresis frequency lock detector for dual-loops clock and data recovery circuit
by: Tan, Yung Sern, et al.
Published: (2013)