Thermal via allocation for 3-D ICs considering temporally and spatially variant thermal power
The existing 3-D thermal-via allocation methods are based on the steady-state thermal analysis and may lead to excessive number of thermal vias. This paper develops an accurate and efficient thermal-via allocation considering the temporally and spatially variant thermal-power. The transient temperat...
Saved in:
Main Authors: | Yu, Hao, Shi, Yiyu, He, Lei, Karnik, Tanay |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/92285 http://hdl.handle.net/10220/6262 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Allocating power ground vias in 3D ICs for simultaneous power and thermal integrity
by: Yu, Hao, et al.
Published: (2012) -
16-bit high speed CMOS multiplier IC design
by: He, Pengfei
Published: (2021) -
High speed AES encryption IC design
by: Dong, Haokun
Published: (2024) -
IC CAD & design automation
by: Jong, Ching Chuen
Published: (2008) -
Security analysis on memory ICs
by: Chai, Yih Xi
Published: (2018)