An enhanced low-power high-speed adder for error-tolerant application
The occurrence of errors are inevitable in modern VLSI technology and to overcome all possible errors is an expensive task. It not only consumes a lot of power but degrades the speed performance. By adopting an emerging concept in VLSI desi...
Saved in:
Main Authors: | Zhu, Ning, Goh, Wang Ling, Yeo, Kiat Seng |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2010
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/93564 http://hdl.handle.net/10220/6350 http://ieeexplore.ieee.org/xpl/freeabs_all.jsp?arnumber=5403865 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of low-power high-speed truncation-error-tolerant adder and its application in digital signal processing
by: Zhu, Ning, et al.
Published: (2010) -
Enhanced low-power high-speed probabilistic adders for error-toerant application
by: Zhu, Ning
Published: (2011) -
Design of low-power high speed error-tolerant adder and its application in digital signal processing
by: Zhang, Weijia
Published: (2009) -
Design and analysis of low-power and high-speed Manchester carry-bypass adders
by: Fu, Yunyun
Published: (2019) -
Error-tolerant multiplier for high speed application
by: Khaing, Yin Kyaw
Published: (2011)