A 5-Bit 1.25GS/S 4.7mW delay-based pipelined ADC in 65nm CMOS

This paper presents a delay based pipeline (DBP) analog to digital converter (ADC) suitable for high speed and low power applications. Active sample and hold and residue amplifier used in conventional pipeline ADCs are replaced by an analog delay line. The analog delay line is implemented by time-in...

Full description

Saved in:
Bibliographic Details
Main Authors: Mesgarani, A., Tekin, A., Ay, S. U., Fu, Haipeng, Yan, Mei, Yu, Hao
Other Authors: School of Electrical and Electronic Engineering
Format: Conference or Workshop Item
Language:English
Published: 2013
Subjects:
Online Access:https://hdl.handle.net/10356/100932
http://hdl.handle.net/10220/18235
Tags: Add Tag
No Tags, Be the first to tag this record!
Institution: Nanyang Technological University
Language: English
Be the first to leave a comment!
You must be logged in first