A 5-Bit 1.25GS/S 4.7mW delay-based pipelined ADC in 65nm CMOS
This paper presents a delay based pipeline (DBP) analog to digital converter (ADC) suitable for high speed and low power applications. Active sample and hold and residue amplifier used in conventional pipeline ADCs are replaced by an analog delay line. The analog delay line is implemented by time-in...
Saved in:
Main Authors: | Mesgarani, A., Tekin, A., Ay, S. U., Fu, Haipeng, Yan, Mei, Yu, Hao |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/100932 http://hdl.handle.net/10220/18235 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A 16-mW 1-GS/s with 49.6-dB SNDR TI-SAR ADC for software-defined radio in 65-nm CMOS
by: Qiu, Lei, et al.
Published: (2019) -
A 10-bit 3.75-GS/s binary-weighted DAC with 58.6-pJ energy consumption in 65-nm CMOS
by: Chacón, Oscar Morales, et al.
Published: (2021) -
A 4.06 mW 10-bit 150 MS/s SAR ADC with 1.5-bit/cycle operation for medical imaging applications
by: Sunny, Sharma, et al.
Published: (2019) -
A 10-bit 300 MS/s 5.8 mW SAR ADC with two-stage interpolation for PET imaging
by: Qiu, Lei, et al.
Published: (2020) -
A 9-bit, 1.08ps resolution two-step time-to-digital converter in 65 nm CMOS for time-mode ADC
by: Kong, Junjie, et al.
Published: (2021)