A memory-efficient scalable architecture for lifting-based discrete wavelet transform
In this brief, we propose a new parallel lifting-based 2-D DWT architecture with high memory efficiency and short critical path. The memory efficiency is achieved with a novel scanning method that enables tradeoff of external memory bandwidth and on-chip memory. Based on the data flow graph of the f...
Saved in:
Main Authors: | Hu, Yusong, Jong, Ching Chuen |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/102401 http://hdl.handle.net/10220/16815 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT
by: Hu, Yusong, et al.
Published: (2013) -
Memory- and energy-efficient VLSI architectures for 2-D discrete wavelet transformation
by: Hu, Yusong
Published: (2015) -
Scalable and modular memory-based systolic architectures for discrete Hartley transform
by: Meher, Pramod Kumar, et al.
Published: (2011) -
Scalable linear array architectures for matrix inversion using Bi-z CORDIC
by: Luo, J. W., et al.
Published: (2013) -
Lifting based direction adaptive two-dimensional wavelet transforms
by: Dakala Jayachandra
Published: (2015)