Channel modeling and FPGA implementation for magnetic recording
This report aims to design and implement a channel model on the Xllinx Spartan-3E XC3S500E Field Programmable Gate Array (FPGA) board. The channel model basically comprises of two main parts, a Finite Impulse Response (FIR) filter and an irregular Low- Density Parity-Check (LDPC) encoder.
Saved in:
Main Author: | Tan, Jing Jie. |
---|---|
Other Authors: | Goh Wang Ling |
Format: | Final Year Project |
Language: | English |
Published: |
2009
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/17851 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
FPGA implementation of low density parity-check (LDPC) coded recording channels
by: Seyed Mohammad Ehsan Hosseini
Published: (2010) -
AcceleNetor: FPGA-accelerated neural network implementation for side-channel analysis
by: Wang, Di
Published: (2023) -
Design and implementation of a digital system on FPGA
by: Sng, Yeong Kian.
Published: (2009) -
An AI-based image enhancement system with its FPGA implementation
by: Yang, Hao
Published: (2023) -
FPGA implementation of low-power real-time convolutional neural network inference
by: Gerlinghoff, Daniel
Published: (2020)