Asynchronous pipelined macrocell design for high speed digital applications
Since the beginning of the digital era, synchronous methodology has overtaken digital system design for its simplicity in implementation. The synchronous global clock, however, may become a major problem as technology scales. This rekindles the interest of asynchronous design methodology, which has...
Saved in:
Main Author: | Sin, Tze Yee. |
---|---|
Other Authors: | Wong, Eddie Moon Chung |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/3265 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
PCB layout design consideration for high speed digital application
by: Ang, See Theng
Published: (2010) -
Asynchronous circuit compiler design
by: Tan, Lik Sin.
Published: (2010) -
Practical design considerations for high speed digital board
by: Kyaw, Soe Moe.
Published: (2010) -
8-bit asynchronous dynamic reference analog-to-digital converter design
by: Adhika, Joseph Taruna
Published: (2020) -
Top-down design verification of subranging pipelined analog-to-digital converter
by: Wang, Jin Ling
Published: (2010)