Layout design for input/output transistors
In this project, the performance of area-efficient CMOS buffers using the octagon-type and circle-type layout for both NMOS and PMOS transistors are investigated. The performance criteria include the efficient use of layout area, output driving/ sinking capability and ESD robustness.
Saved in:
Main Author: | Wong, David Wing Fatt. |
---|---|
Other Authors: | Yeo, Kiat Seng |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/3757 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Optional layout of input / output protection devices
by: Liu, Po Ching., et al.
Published: (2008) -
Design of a CMOS operational amplifier with constant input-transconductance and rail-to-rail input and output swing
by: Luo, Hao
Published: (2011) -
Design of a low-voltage input-output rail-to-rail CMOS buffer
by: Yang, Wenjie
Published: (2008) -
Design of a low-voltage input-output rail-to-rail CMOS buffer
by: Pua, Poo Toong.
Published: (2009) -
Design of a low-voltage input-output rail-to-rail CMOS buffer
by: Chai, Yanjie
Published: (2010)