A 1.2V 80MS/S sample and hold for ADC applications
This Paper presents the design of low voltage sample and hold amplifier for analog to digital converter applications. The proposed design uses double sampling technique to increase the sampling rate, reliable bootstrap switch to reduce switch on resistance and to extend linear range of switch. A rai...
Saved in:
Main Authors: | Reddy, Y. Sunil Gavaskar., Liter, Siek. |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/84655 http://hdl.handle.net/10220/12138 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
K-locked-loop and its application in time mode ADC
by: Hor, Hon Cheong, et al.
Published: (2010) -
A 10-bit 300 MS/s 5.8 mW SAR ADC with two-stage interpolation for PET imaging
by: Qiu, Lei, et al.
Published: (2020) -
Review on VCO based ADC in modern deep submicron CMOS technology
by: Hor, Hon Cheong, et al.
Published: (2013) -
Characterization of 12-bit SAR ADC for wireless applications
by: Bhagyalakshmi Manjunatha
Published: (2018) -
Source follower-based high-speed switched capacitor amplifier for pipelined ADCs
by: Siek, Liter, et al.
Published: (2015)