An area and energy efficient inner-product processor for serial-link bus architecture
A unique word-serial inner-product processor architecture is proposed to capitalize on the high-speed serial-link bus. To eliminate the input buffers and deserializers, partial products are generated immediately from the serial input data and accumulated by an array of small binary counters operatin...
Saved in:
Main Authors: | Meher, Manas Ranjan, Jong, Ching Chuen, Chang, Chip Hong |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Article |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/95905 http://hdl.handle.net/10220/11317 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
New architectures of multiplier and inner-product processor for high-speed on-chip serial-link bus
by: Meher, Manas Ranjan.
Published: (2013) -
High-speed and low-power serial accumulator for serial/parallel multiplier
by: Meher, Manas Ranjan, et al.
Published: (2010) -
Spacewire high speed serial bus
by: Wong, Peng Soon.
Published: (2008) -
A memory-efficient scalable architecture for lifting-based discrete wavelet transform
by: Hu, Yusong, et al.
Published: (2013) -
A memory-efficient high-throughput architecture for lifting-based multi-level 2-D DWT
by: Hu, Yusong, et al.
Published: (2013)