A 0.007 mm² 0.6 V 6 MS/s low-power double rail-to-rail SAR ADC in 65-nm CMOS
A 0.007mm 2 0.6V 6MS/s 10b double rail-to-rail input range SAR ADC is implemented in 65-nm technology. The extended input range broadens the applications of the low-power SAR ADCs such as compute-in-memory. The proposed ADC occupies less area since it only needs additional two series-connected capac...
Saved in:
Main Authors: | Jo, Yong-Jun, Kim, Ju Eon, Baek, Kwang-Hyun, Kim, Tony Tae-Hyoung |
---|---|
其他作者: | School of Electrical and Electronic Engineering |
格式: | Article |
語言: | English |
出版: |
2021
|
主題: | |
在線閱讀: | https://hdl.handle.net/10356/153185 |
標簽: |
添加標簽
沒有標簽, 成為第一個標記此記錄!
|
相似書籍
-
8-bit CMOS asynchronous dynamic reference ADC
由: Ng, Xiang Yang
出版: (2024) -
Time-interleaved SAR ADC with background timing-skew calibration for UWB wireless communication in IoT systems
由: Seong, Kiho, et al.
出版: (2020) -
8 bit asynchronous SAR ADC
由: Mahesha, Ballaki Aditya
出版: (2024) -
A 9-bit, 1.08ps resolution two-step time-to-digital converter in 65 nm CMOS for time-mode ADC
由: Kong, Junjie, et al.
出版: (2021) -
Design of a non-binary 12-bit asynchronous SAR ADC with split capacitor and digital foreground calibration in 180nm CMOS technology
由: Lyu, Feiyang
出版: (2025)