High speed multiplier IC design based on booth algorithm
It designed a high speed 32-bit signed multiplier based on Booth algorithm, 4-2 compressor using Wallace Tree structure and Carry-Look-Ahead adder. This design is 47. 03% faster than the original 32-bit signed shift multiplier, according to the length of critical path. The proposed design is also be...
Saved in:
Main Author: | Chang, Shuming |
---|---|
Other Authors: | Gwee Bah Hwee |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/166865 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
16 bits high speed CMOS multiplier IC design
by: Wut Yee Win Thoung
Published: (2021) -
16-bit high speed CMOS multiplier IC design
by: He, Pengfei
Published: (2021) -
Design and analysis of redundant binary booth multipliers
by: He, Ya Juan
Published: (2010) -
High speed CMOS multiplier design
by: Tay, Wen Kai
Published: (2022) -
16-bit high speed multiplier design
by: Yeo, Melvin Shung Shii
Published: (2014)