Design of high performance CMOS latches and flip-flops
Recommend ways to implement the various Double Edge Triggered Flip-Flop (DETFF) so that it can operate at the highest possible clock frequency, low enough operating nominal voltage and less power consumed by exploring various design circuit topologies and coming out with the best one with the curren...
Saved in:
Main Author: | Tan, Teck Heng. |
---|---|
Other Authors: | Yeo, Kiat Seng |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/3390 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Design of high performance, low power latches and flip-flops
by: Shridhar Mubaraq Mishra.
Published: (2011) -
Design and comparison of 14 GHz flip-flop-based frequency dividers in sub-micron CMOS technology
by: Leong, Zhen Hong
Published: (2023) -
Low-power flip-flop circuits for high-performance systems
by: Tang, Pey Chyi.
Published: (2009) -
Low power flip-flop circuits for high performance systems
by: Leong, Chooi Sze.
Published: (2011) -
Low power flip-flop circuits for high-performance systems
by: Chua, Yong Kiang.
Published: (2010)