Design of a low-power asynchronous multiplier
This thesis pertains to design and analysis of a 16-bit low-voltage (1.1 V) low-power asynchronous parallel multiplier targeted for a low-power asynchronous digital signal processor.
Saved in:
Main Author: | Lim, Khoon Aun. |
---|---|
Other Authors: | Gwee, Bah Hwee |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/4672 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Design of low-power and low-voltage VLSI multipliers
by: Ong, Geok Ling.
Published: (2008) -
Low power 16-bit multiplier design
by: Heng, Zeng An
Published: (2015) -
Design a 16-bit Low power multiplier
by: Gu, Bin
Published: (2018) -
Speed, power and area optimized monotonic asynchronous array multipliers
by: Balasubramanian, Padmanabhan, et al.
Published: (2024) -
Low power low voltage adder cells for digital multiplier
by: Zhang, Mingyan
Published: (2008)