Design of phase detector for PLL based clock and data recovery circuits
89 p.
Saved in:
Main Author: | Sawant Ketan Suresh. |
---|---|
Other Authors: | Goh Wang Ling |
Format: | Theses and Dissertations |
Published: |
2011
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/46924 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
Design of a hysteresis frequency lock detector for dual-loops clock and data recovery circuit
by: Tan, Yung Sern, et al.
Published: (2013) -
Clock data recovery circuits
by: Ong, Henry Kok Fong.
Published: (2011) -
Clock and data recovery circuits
by: Adaikkalam Raguraman
Published: (2010) -
A dual-loop clock and data recovery circuit with compact quarter-rate CMOS linear phase detector
by: Tan, Yung Sern, et al.
Published: (2013) -
High speed, low jitter CMOS analog PLL for clock recovery application
by: Sudhaleswar Behera.
Published: (2008)