An Ultra-Dynamic Voltage Scalable (U-DVS) 10T SRAM with bit-interleaving capability
We propose a dynamic voltage scalable SRAM capable of efficient bit-interleaving in column to tolerate multiple-bits soft error when integrated with error correction codes (ECC). First, a 10T SRAM bitcell is proposed. It activates only intended bitcells so that stability problem of half-selected bit...
Saved in:
Main Authors: | Chen, Junchao, Chong, Kwen-Siong, Gwee, Bah Hwee, Chang, Joseph Sylvester |
---|---|
Other Authors: | School of Electrical and Electronic Engineering |
Format: | Conference or Workshop Item |
Language: | English |
Published: |
2013
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/106455 http://hdl.handle.net/10220/17694 http://dx.doi.org/10.1109/ISCAS.2012.6271625 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Ultra-Low Power Read-Decoupled SRAMs with Ultra-Low Write-Bitline Voltage Swing
by: Chen, Junchao, et al.
Published: (2016) -
Average-8T differential-sensing subthreshold SRAM with bit interleaving and 1k bits per bitline
by: Khayatzadeh, M., et al.
Published: (2014) -
A Low Overhead Quasi-Delay-Insensitive (QDI) Asynchronous Data Path Synthesis Based on Microcell-Interleaving Genetic Algorithm (MIGA)
by: Zhou, Rong, et al.
Published: (2015) -
Ultra-low voltage SRAM design
by: Wong, Timothy Ting Hin
Published: (2019) -
Ultra-low voltage SRAM design
by: Zhou, Jay Yun Jie
Published: (2017)