Investigation of a modified NPN transistor in CMOS structures for enhanced ESD-induced latch-up protection
Integrated circuits (ICs) are vital in modern electronics, including everyday life, industrial manufacturing and military equipment. Reducing transistor size and improving performance requires shrinking the gate oxide layer, which makes ICs more fragile and vulnerable to electrostatic discharg...
Saved in:
Main Author: | Mo, Zhiyuan |
---|---|
Other Authors: | Poenar Daniel Puiu |
Format: | Thesis-Master by Coursework |
Language: | English |
Published: |
Nanyang Technological University
2023
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/172084 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of high performance CMOS latches and flip-flops
by: Tan, Teck Heng.
Published: (2008) -
CMOS cells design with cross-coupled latches
by: Chee, Piew Yoong.
Published: (2009) -
Design of high performance, low power latches and flip-flops
by: Shridhar Mubaraq Mishra.
Published: (2011) -
High speed CMOS multiplier design
by: Tay, Wen Kai
Published: (2022) -
Low power CMOS memory circuit design
by: Foo, Chee Heng
Published: (2020)