Design and synthesis of a microprocessor core using VHDL
The objective of this project is to design, develop and implement a general 16-bit microprocessor core that can be embedded into the mixed-signal integrated circuits to control the operation of the circuits.
Saved in:
Main Author: | Wong, Chee Heng. |
---|---|
Other Authors: | Jong, Ching Chuen |
Format: | Theses and Dissertations |
Published: |
2008
|
Subjects: | |
Online Access: | http://hdl.handle.net/10356/3739 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Similar Items
-
VHDL synthesis of Montgomery modular multiplier
by: Sarasvathi Thangaraju.
Published: (2008) -
Design and implementation of a digital integrated circuit for data transfer using VHDL
by: Karan Bhardwaj.
Published: (2013) -
A thermal resilient integration of many-core microprocessors and main memory by 2.5D TSI I/Os
by: Wu, Sih-Sian, et al.
Published: (2015) -
Design of asynchronous quasi-delay-insensitive library cells and circuits for asynchronous microprocessors
by: Chin, Qi Lin.
Published: (2009) -
Design of 8-bit divider with VHDL language
by: Phyu Myint Wai.
Published: (2008)