Design of a high speed and power efficient quarter-rate clock and data recovery circuit
Due to the advantage in technology and multi-media, the demand for data communication has increased tremendously. More standards for high speed low power communication have been established, i.e. Serial Advanced-Technology Attachment (SATA), Peripheral Component Interconnect Express (PCIe), Universa...
Saved in:
Main Author: | Tan, Yung Sern |
---|---|
Other Authors: | Yeo Kiat Seng |
Format: | Theses and Dissertations |
Language: | English |
Published: |
2012
|
Subjects: | |
Online Access: | https://hdl.handle.net/10356/50667 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Institution: | Nanyang Technological University |
Language: | English |
Similar Items
-
Design of high-speed low-power clock and data recovery circuit
by: Alper, Cabuk
Published: (2008) -
A dual-loop clock and data recovery circuit with compact quarter-rate CMOS linear phase detector
by: Tan, Yung Sern, et al.
Published: (2013) -
Clock and data recovery circuits
by: Adaikkalam Raguraman
Published: (2010) -
Clock data recovery circuits
by: Ong, Henry Kok Fong.
Published: (2011) -
Design of a hysteresis frequency lock detector for dual-loops clock and data recovery circuit
by: Tan, Yung Sern, et al.
Published: (2013)